



# **Customized Embedded Processor Design**

#### **Final Presentation**

Peter Maucher, Yussuf Khalil, Tim Scheurer | 26 July 2021



### **Outline**



### 1. Speed Optimization

- Added Instructions
- Added Resources
- Problems
- Benchmarks

### 2. Area Optimization

- Removed Resources
- Pipeline Changes
- 16 Register Machine
- Problems
- Benchmarks

# Performance-Optimized CPU: "brownie-PERF"



- 4 instructions added
  - CLAMP0: clamp val between 0 and max
  - SHADD: multiply with  $\frac{5}{4}$
  - ADDPRED: add or sub using predicate
  - EXSM: extract bits from bitfield

Speed Optimization Added Instructions

### **CLAMPO**



CLAMPO dest val max — Clamp value to [0, max]

- val: Value to clamp
- max: Upper boundary
- Move register value into range [a, b]
- Fixed lower boundary to zero ⇒ only two inputs required
- Not too specialized: usable in two distinct places in the program

Speed Optimization

Area Optimization

Speed Optimization Added Instructions

### **SHADD**



SHADD dest bits add – Multiply with  $\frac{5}{4}$ 

- bit: 3-bit bitfield
- add: value to be shifted and added
- Compresses part of the adpcm algorithm into a single instruction
- Requires additional ALU

Speed Optimization

Area Optimization

Speed Optimization Added Instructions

### ADDPRED



ADDPRED dest base off pred - Add or subtract value from another based on predicate

- base: Base value
- off: Value added or subtracted
- pred: Predicate deciding to add or sub
- Requires three read ports from register file
  - ASIPmeister only allows 1, 2, or 4
  - Another forwarding unit needed

Speed Optimization 00000000000

Area Optimization

Speed Optimization Added Instructions

### **EXSM**



EXSM sig mag val – Extract sign and magnitude out of 4-bit number

- Requires two write ports into register file
- ⇒ Amount of forwarding units doubled

Speed Optimization 00000000000

Area Optimization

Speed Optimization Added Resources

### **Added Resources**



- No custom resources added
- Copied some already existing ones:
  - One ALU (needed in SHADD instruction)
  - Four FWUs (for full forwarding with instructions having either 3 inputs or 2 outputs)

### **Problem: FPGA**



- Major problems working with the FPGA
- browstd32 worked with executable compiled with -00 our machine did not
  - same executable as before
  - only change to browstd32: CLAMP0 instruction added
- ⇒ relied entirely on ModelSim for testing

Speed Optimization

Area Optimization

# **Problem: Correct Forwarding**



- At some point we kept getting garbage output
- Reason: Increasing the number of read and write ports prevented full forwarding

Speed Optimization

Area Optimization

# **Problem: Correct Forwarding**



- At some point we kept getting garbage output
- Reason: Increasing the number of read and write ports prevented full forwarding
- Solution: Increase number of forwarding units to numwrite ports · numread ports and add + adjust macros

Speed Optimization

Area Optimization

### **Problem: Correct Forwarding**



- At some point we kept getting garbage output
- Reason: Increasing the number of read and write ports prevented full forwarding
- Solution: Increase number of forwarding units to numwrite ports · numread ports and add + adjust macros
- In ADDPRED instruction:
- In WB stage: forwarded wrong value, but correct writeback
- Error only materialized later when compiler reordered instructions and forwarding became important

Speed Optimization

Area Optimization

Speed Optimization Benchmarks

### brownie-PERF vs browstd32



### Benchmark options:

- Generated in ModelSim/ISE using the MINI and BRAM data
- Always -03

Speed Optimization

Area Optimization

Speed Optimization Benchmarks

### **Performance [Cycles]**











Speed Optimization Benchmarks



# Area-Optimized CPU: "brownie-AREA"



### Three major optimizations

- Removed unneeded resources
- 3-stage pipeline
- 16 register machine "brownie-AREA-16"
  - Also benchmarked 32 register machine
  - ⇒ "brownie-AREA-32" and "brownie-AREA-16"

Area Optimization Removed Resources

### Remove unneeded resources



#### **Execution Units**

- MUL
- DIV

#### Instructions

- mul/div: MUL, DIV, DIVU, MOD, MODU
- alu: NAND, NOR, XORI
- shift: LRS
- load/store: LH, SB, SH
- special: RETI, EXBW, EXHW

Area Optimization Removed Resources

### Remove unneeded resources



#### **Execution Units**

- MUI
- DIV

#### Instructions

mul/div: MUL, DIV, DIVU, MOD, MODU

alu: NAND, NOR, XORI

shift: LRS

load/store: LH, SB, SH

special: RETI, EXBW, EXHW

### Kept CLAMP0 instruction, though

- "brownie-AREA-32" still 20% faster than standard brownie
- Easily implemented, small area impact

Speed Optimization

Area Optimization

Area Optimization Pipeline Changes

# 4-Stage Pipeline ⇒ 3-Stage Pipeline



- High clock not as important (-03 is fast enough for everything)
- Removes a lot of hardware
- Forwarding units now only need 1 port
- No more branch delay slots (yay)

Speed Optimization

Area Optimization

○●○○○○○○

Area Optimization Pipeline Changes

# **4-Stage Pipeline** ⇒ **3-Stage Pipeline**



- High clock not as important (-03 is fast enough for everything)
- Removes a lot of hardware
- Forwarding units now only need 1 port
- No more branch delay slots (yay)
- Several options for merging stages
  - Fetch + Decode: more complicated
  - Execute + Writeback: can easily be merged
- ASIPmeister automatically merges stages (yay)



Area Optimization Pipeline Changes

# **4-Stage Pipeline** ⇒ **3-Stage Pipeline**



- High clock not as important (-03 is fast enough for everything)
- Removes a lot of hardware
- Forwarding units now only need 1 port
- No more branch delay slots (yay)
- Several options for merging stages
  - Fetch + Decode: more complicated
  - Execute + Writeback: can easily be merged
- ASIPmeister automatically merges stages (yay)
- Small fixes afterwards:
- Wires with same name in old EXE and WB stages are now duplicated ← rename or remove

Speed Optimization

Area Optimization 
○●○○○○○○

Area Optimization 16 Register Machine

### 16 Register Machine



- Optimize area: use as few registers as possible
- Still use compiler

Speed Optimization

Area Optimization

Area Optimization 16 Register Machine

## 16 Register Machine



- Optimize area: use as few registers as possible
- Still use compiler
- Generated code (-00): uses r0, r1 and r3 r10
- Generated code (-03): uses r0, r1 and r3 r25

Speed Optimization

Area Optimization

Area Optimization 16 Register Machine

## 16 Register Machine



- Optimize area: use as few registers as possible
- Still use compiler
- Generated code (-00): uses r0, r1 and r3 r10
- Generated code (-03): uses r0, r1 and r3 r25
- r0-r15: special registers that compiler always uses with -03
- In ASIPMeister: drop-down menu for number of registers: 4, 8, 16, 32.
- ⇒ reduce to 16 registers

Speed Optimization

Area Optimization

# 16 Register Problems: Compiler



- Compiler not aware of #Registers
- Always assumes 32

Speed Optimization

Area Optimization ○○○●○○○○○○

# 16 Register Problems: Compiler



- Compiler not aware of #Registers
- Always assumes 32
- Solution: use compiler option -ffixed-rXX for XX ∈ {16...31}
- Tells compiler that register can not be used except for calling convention reasons

# 16 Register Problems: Assembly



In helper code (handler.s and startup.s), r16 is used as hard-coded register

Speed Optimization 000000000000

Area Optimization 000000000000

# 16 Register Problems: Assembly



- In helper code (handler.s and startup.s), r16 is used as hard-coded register
- Solution: copy over files (and rest of build folder)
- Change r16 to r7 (double return register, unneeded)
- Would have allowed for 8 registers with new calling convention

Speed Optimization

Area Optimization

## 16 Register Problems: ASIPmeister



- Everything changes to 4 bit register width
- Need to change a lot of macros and wires
- Need to change most instruction formats
- Always change MSB to dont\_care, so compiler still works

## 16 Register Problems: ASIPmeister



- Everything changes to 4 bit register width
- Need to change a lot of macros and wires
- Need to change most instruction formats
- Always change MSB to dont\_care, so compiler still works
- Assembler generation in ASIPmeister fails
- Solution: apparently still works anyway

Speed Optimization

Area Optimization

## Other Problem: Removed Too Many Instructions



- Wrote small script that parses all instructions in generated assembly
- Assumption: contains all code

Speed Optimization

Area Optimization

○○○○○

○○○

## Other Problem: Removed Too Many Instructions



- Wrote small script that parses all instructions in generated assembly
- Assumption: contains all code
- Apparently not: startup.s, handler.s excluded
- Disabled ORI instruction, which enables interrupts
- Traps for end of process never enabled
- Infinite loop due to program falling through from \_startup (at address 0x0) to \_main, which then returned to \_startup...
- Solution: check these files too, re-enable instructions

Speed Optimization

Area Optimization ○○○○○

### brownie-AREA vs browstd32



### Benchmark options:

- Generated in ModelSim/ISE using the MINI and BRAM data
- Always -03
- Custom CLAMP0 instruction enabled for brownie-ARFA-16/32.
- Additional compiler option -ffixed-r16 ...-ffixed-r31 for brownie-AREA-16

Speed Optimization

Area Optimization

## **Performance [Cycles]**





### Area







### Conclusion



Built two processors specialized towards different metrics.

#### **Performance**

- Speedup: 38% less cycles
- Cost (area): 30% more FlipFlops, 60% more LUTs
- Power consumption: 15% less power at min frequency

#### Area

- Area: 40% less FlipFlops and LUTs, 30% less slice registers
- Cost (performance): 30% more cycles
- Cost (power consumption): 37% more power at min frequency

Speed Optimization

Area Optimization